GTS Dynamic Reconfiguration Controller IP User Guide: Agilex™ 5 FPGAs and SoCs

ID 849710
Date 8/11/2025
Public
Document Table of Contents

9.2.1.2. Verifying the Simulation Results

The following sample output illustrates a successful simulation test run.
Info: "basic_avl_tb_top.sv", 295: basic_avl_tb_top.tc: at time 744200750000 fs
DPHY Tx ready
Info: "basic_avl_tb_top.sv", 297: basic_avl_tb_top.tc: at time 748530150000 fs
DPHY Rx locked to ref and data
Info: "basic_avl_tb_top.sv", 299: basic_avl_tb_top.tc: at time 748578350000 fs
DPHY Rx ready
Info: "basic_avl_tb_top.sv", 302: basic_avl_tb_top.tc: at time 758578350000 fs
Checking data (4.9G profile)
Info: "basic_avl_tb_top.sv", 308: basic_avl_tb_top.tc: at time 788578350000 fs
Test case passed
$finish called from file "basic_avl_tb_top.sv", line 309.
$finish at simulation time   788578350000
 V C S   S i m u l a t i o n   R e p o r t 
Time: 788578350000 fs