GTS Dynamic Reconfiguration Controller IP User Guide: Agilex™ 5 FPGAs and SoCs

ID 849710
Date 10/22/2025
Public
Document Table of Contents

12.5. TSE/Multirate Ethernet Design Example: Registers

Table 60.  Address Map for the TSE/Multirate Ethernet Variant
Address Reset Access Description
0x10100 0x0 RO [14:0]: Profile ID from DR Controller

[15]: DR In Progress from DR Controller

[16]: Error Status from DR Controller

0x10104 0x0 RW [0]: Force DR Controller Reset. Active high

[2:1]: Force Protocol IP TX Reset per profile

[4:3]: Force Protocol IP RX Reset per profile

[6:5]: Force main Protocol IP Reset per profile

0x10108 0x0 RO [1:0]: Protocol IP TX Reset Ack per profile

[3:2]: Protocol IP RX Reset Ack per profile

[5:4]: Protocol IP main Reset Ack per profile

0x1010C 0x0 RO QHIP stats

[0]: Ethernet MR TX PLL Locked

[1]: Ethernet MR TX Lanes Stable

[2]: Ethernet MR CDR Locked

[3]: Ethernet MR PCS Ready

[4]: Ethernet MR Block Locked

[5]: 1'b0

[6]: Ethernet MR Local Fault Status

[7]: Ethernet MR Remote Fault Status

[8]: Ethernet MR RX High BER State

[9]: Ethernet MR RX PCS Fully Aligned

[10]: Ethernet MR RX Pause

[18:11]: Ethernet MR RX PFC

[19]: Ethernet MR SYS PLL Locked

[20]: TSE RX CDR PLL Locked to Data

[21]: TSE RX CDR PLL Locked to Reference

[22]: TSE RX Ready

[23]: TSE TX Ready

[24]: TSE LED Link

[25]: TSE LED Panel Link

[26]: TSE LED CRS

[27]: TSE LED COL

[28]: TSE LED Disparity Error

[29]: TSE LED Character Error

[30]: TSE LED Auto Negotiation

0x10110 0x0 RO Data stats

[0]: TSE PKT Data OK

[1]: TSE PKT Data Valid

[2]: Ethernet MR PKT Data OK

[3]: Ethernet MR PKT Data Valid

0x10118 0x0 RW Enable check data

[1:0]: Enable data stat for each profile