GTS Dynamic Reconfiguration Controller IP User Guide: Agilex™ 5 FPGAs and SoCs

ID 849710
Date 10/22/2025
Public
Document Table of Contents

9.4.1. Simulating the Design Example

The following steps outline the simulation flow:
  1. Power up the Combo design (PTP/CPRI) in 10G Ethernet with PTP, no FEC mode as the base profile.
  2. The testbench sends traffic to the start-up profile and checks the loopback data for correctness.
  3. Put the Ethernet IPs in reset and initiate DR to the 4.9G CPRI profile.
  4. Wait for DR to complete.
  5. Release the CPRI MR IP reset.
  6. Testbench sends traffic to the 4.9G CPRI profile and checks the loopback data for correctness.
  7. Put CPRI IPs in reset and initiate DR to the 10G Ethernet PTP with FEC ON mode.
  8. Wait for DR to complete.
  9. Release the Ethernet MR IP reset.
  10. Testbench sends traffic to the target Ethernet profile and checks the loopback data for correctness.
  11. Put the Ethernet IPs in reset and initiate DR to the 1.2G CPRI profile.
  12. Wait for DR to complete.
  13. Release the CPRI MR IP reset.
  14. Testbench sends traffic to the 1.2G CPRI profile and checks the loopback data for correctness.