GTS Dynamic Reconfiguration Controller IP User Guide: Agilex™ 5 FPGAs and SoCs

ID 849710
Date 8/11/2025
Public
Document Table of Contents

4.4. Implementing Required Resets

This section describes the required reset signals for various GTS Dynamic Reconfiguration Controller IP core variations. All specified resets are synchronous.
Table 20.  Reset Signals
Reset Signal Direction Type Description
i_rst_n Input Reset Asynchronous reset for DR Controller including CSRs.

Assert and release this reset only once, after power-up and before starting the dynamic reconfiguration sequences.

Do not assert the reset afterward. The reset is internally synchronized to the IP clock domain(s) where appropriate.