GTS Dynamic Reconfiguration Controller IP User Guide: Agilex™ 5 FPGAs and SoCs

ID 849710
Date 8/11/2025
Public
Document Table of Contents

11.1. AVMM Clock Crossing Bridge

The AVMM Clock Crossing Bridges manage the clock domain crossings between the CPU clock and the CSR clock. All operations initiated by the Nios® V pass through one of the bridges, with all components on the other side acting as responders.
  • Post all writes to ensure the Nios® V does not wait for slow writes to complete before continuing.
  • Minimize buffering of responses since burst reads are not supported by any responders.
  • Minimize pipelining to ensure low latency.
  • Support only 32-bit accesses.