1. About the GTS JESD204C IP User Guide
2. Overview of the GTS JESD204C IP
3. Functional Description
4. Getting Started
5. Designing with the GTS JESD204C IP
6. GTS JESD204C IP Parameters
7. Interface Signals
8. Control and Status Registers
9. Document Revision History for the GTS JESD204C IP User Guide
4.1. Installing and Licensing IP Cores
4.2. Altera® FPGA IP Evaluation Mode
4.3. IP Catalog and Parameter Editor
4.4. GTS JESD204C IP Component Files
4.5. Creating a New Quartus® Prime Project
4.6. Parameterizing and Generating the IP
4.7. Compiling the GTS JESD204C IP Design
4.8. Programming an FPGA Device
5.1. Configuring the GTS Reset Sequencer IP
5.2. HVIO PLL Clocking Mode
5.3. Reset Initialization
5.4. Data Mapping Operation
5.5. Configuration Phase
5.6. Link Reinitialization
5.7. SYSREF Sampling
5.8. Interrupt and Error Handling
5.9. Multi-Device Synchronization
5.10. Deterministic Latency
5.11. Pin Assignments
5.12. Dual Simplex Support
5.13. Analog Parameter Settings
5.14. Transceiver Toolkit
5. Designing with the GTS JESD204C IP
When designing with the GTS JESD204C IP, you need to take into account certain considerations to ensure a fully-functioning design. Follow the design guidelines provided.
Section Content
Configuring the GTS Reset Sequencer IP
HVIO PLL Clocking Mode
Reset Initialization
Data Mapping Operation
Configuration Phase
Link Reinitialization
SYSREF Sampling
Interrupt and Error Handling
Multi-Device Synchronization
Deterministic Latency
Pin Assignments
Dual Simplex Support
Analog Parameter Settings
Transceiver Toolkit