Hard Processor System Component Reference Manual: Agilex™ 5 SoCs
ID
813752
Date
4/10/2025
Public
A newer version of this document is available. Customers should click here to go to the newest version.
1. Introduction to the Agilex™ 5 Hard Processor System Component
2. Configuring the Agilex™ 5 Hard Processor System Component
3. Simulating the Agilex™ 5 HPS Component
4. Simulating the Agilex™ 5 HPS bridges (H2F, LWH2F, and F2SDRAM)
5. Design Guidelines
6. Document Revision History for the Hard Processor System Component Reference Manual Agilex™ 5 SoCs
2.1. Parameterizing the HPS Component
2.2. HPS-FPGA Interfaces
2.3. SDRAM
2.4. HPS Clocks, Reset, Power
2.5. I/O Delays
2.6. Pin Mux and Peripherals
2.7. Generating and Compiling the HPS Component
2.8. Using the Address Span Extender Component
2.9. Configuring the Agilex™ 5 Hard Processor System Component Revision History
2.2.1.1. Enable MPU Standby and Event Signals
2.2.1.2. Enable General Purpose Signals
2.2.1.3. Enable Debug APB* Interface
2.2.1.4. Enable System Trace Macrocell (STM) Hardware Events
2.2.1.5. Enable SWJ-DP JTAG Interface
2.2.1.6. Enable FPGA Cross Trigger Interface
2.2.1.7. Enable AMBA* Trace Bus (ATB)
2.3.1. Configurations for HPS IP
2.3.2. Configurations for HPS EMIF IP
2.3.3. Graphical Connections of HPS to HPS-EMIF
2.3.4. Configuration when using ECC
2.3.5. Configuration of HPS EMIF Calibration Settings
2.3.6. Supported Memory Protocols Among Device Families
2.3.7. IO96 Bank and Lane Usage for HPS EMIF
2.3.8. Quartus Report of I/O Bank Usage
2.3.9. Debugging with the External Memory Interface Debug Toolkit
2.4.3.1. Power Configurations
Agilex™ 5 HPS has four cores, you can select the core to power on and select the core to boot.
Figure 34. Platform Designer Power Configurations Sub-window
- Select power on Arm* Cortex*-A55 cores 0 and 1 by turning on the A55 Core-0-1 Power On option.
- Select power on Arm* Cortex*-A76 cores 2 and 3 by turning on the A76 Core-2 Power On and A76 Core-3 Power On.
- CPU Application setting configures application mode of CPU cores for Quartus Power Analyzer to estimate power consumption of the HPS. The drop-down options include Typical, Dhrystone, Max Power, Theoretical Max Power, Cold Reset, and Idle.
Note: You can use the default value if you are not running a power estimation. For more information, refer to the Quartus® Prime Pro Edition User Guide: Power Analysis and Optimization.
- Boot Core Selection drop-down to configure Core0 or Core2 to boot first. Only powered on cores can be selected
- MPU L3 Cache Size drop-down to configure MPU L3 cache size to Disable, 1MB, and 2MB.
Related Information