Low Latency 40G Ethernet Intel® FPGA IP User Guide: Agilex™ 5 FPGAs and SoCs

ID 813652
Date 4/14/2025
Public
Document Table of Contents

6.12. GTS Reset Sequencer Intel® FPGA IP

This interface is accessible in both MAC, PCS, and PMA and PCS and PMA modes.
Table 25.   GTS Reset Sequencer Interface Signals
Port Name Port Width Port Direction Description
o_src_rs_req 4 Output Request signal to GTS Reset Sequencer from Low Latency 40G Ethernet Intel® FPGA IP.
i_src_rs_grant 4 Input Grant signal from GTS Reset Sequencer to Low Latency 40G Ethernet Intel® FPGA IP.
o_refclk_bus_out 1 Output Reference clock fail status signal from GTS PMA Direct PHY IP. This signal should be connected to GTS Reset Sequencer.
Note: Refer to Input Reference Clock Buffer Protection and Connecting Reference Clock Buffer Status to GTS Reset Sequencer Intel® FPGA IP for more details on connectivity and functionality.