Low Latency 40G Ethernet IP User Guide: Agilex™ 5 FPGAs and SoCs

ID 813652
Date 10/24/2025
Public
Document Table of Contents

6.12. GTS Reset Sequencer IP

This interface is accessible in both MAC, PCS, and PMA and PCS and PMA modes.
Table 25.   GTS Reset Sequencer IP Interface Signals
Port Name Port Width Port Direction Description
o_src_rs_req 4 Output Request signal to GTS Reset Sequencer from Low Latency 40G Ethernet IP.
i_src_rs_grant 4 Input Grant signal from GTS Reset Sequencer to Low Latency 40G Ethernet IP.
i_refclk_cmd_bus_in[9:0] 10 Input
  • Bit 7:0: On command from user to turn on the corresponding clock buffer.
  • Bit 8: Runtime disabling of clkrx recovery logic during DR to avoid overloading of the Avalon® memory-mapped interface bus.
  • Bit 9: Reserved.
o_refclk_status_out[9:0] 10 Output
  • Bit 7:0: Fail status of refclks.
  • Bit 8: Refclk on ack.
  • Bit 9: Reserved.
Note: The i_refclk_cmd_bus_in and o_refclk_status_out signals are available only when the clkrx refclk recovery logic parameter is enabled.

Refer to Input Reference Clock Buffer Protection and Connecting Reference Clock Buffer Status to GTS Reset Sequencer IP for more details on connectivity and functionality.