Low Latency 40G Ethernet IP User Guide: Agilex™ 5 FPGAs and SoCs
ID
813652
Date
10/24/2025
Public
1. About the Low Latency 40G Ethernet IP
2. Low Latency 40G Ethernet IP Parameters
3. Getting Started
4. Functional Description
5. Clocking and Reset Requirements
6. Interfaces and Signal Descriptions
7. Control, Status, and Statistics Register Descriptions
8. Comparison Between Various Low Latency 40G Ethernet IPs
9. Document Revision History for the Low Latency 40G Ethernet IP User Guide: Agilex™ 5 FPGAs and SoCs
6.1. Transmitter MAC Interface to User Logic
6.2. Receiver MAC Interface to User Logic
6.3. Transmitter PCS Interface to User Logic
6.4. Receiver PCS Interface to User Logic
6.5. GTS Transceivers Signals
6.6. GTS Transceiver Reconfiguration Signals
6.7. Avalon® Memory-Mapped Management Interface
6.8. Miscellaneous Status and Debug Signals
6.9. Reset Signals
6.10. Clocks
6.11. Flow Control Interface
6.12. GTS Reset Sequencer IP
6.12. GTS Reset Sequencer IP
This interface is accessible in both MAC, PCS, and PMA and PCS and PMA modes.
| Port Name | Port Width | Port Direction | Description |
|---|---|---|---|
| o_src_rs_req | 4 | Output | Request signal to GTS Reset Sequencer from Low Latency 40G Ethernet IP. |
| i_src_rs_grant | 4 | Input | Grant signal from GTS Reset Sequencer to Low Latency 40G Ethernet IP. |
| i_refclk_cmd_bus_in[9:0] | 10 | Input |
|
| o_refclk_status_out[9:0] | 10 | Output |
|
Note: The i_refclk_cmd_bus_in and o_refclk_status_out signals are available only when the clkrx refclk recovery logic parameter is enabled.
Refer to Input Reference Clock Buffer Protection and Connecting Reference Clock Buffer Status to GTS Reset Sequencer IP for more details on connectivity and functionality.