F-Tile Low Latency 100G Ethernet Intel® FPGA IP User Guide
ID
792946
Date
3/31/2025
Public
1. About the F-Tile Low Latency 100G Ethernet Intel® FPGA IP User Guide
2. About this IP
3. Getting Started
4. F-Tile Low Latency 100G Ethernet Intel® FPGA IP Parameters
5. Functional Description
6. Reset
7. Interfaces and Signal Descriptions
8. Control, Status, and Statistics Register Descriptions
9. Document Revision History for the F-Tile Low Latency 100G Ethernet Intel® FPGA IP User Guide
2.1. Release Information
Intel® FPGA IP versions match the Quartus® Prime Design Suite software versions until v19.1. Starting in Quartus® Prime Design Suite software version 19.2, Intel® FPGA IP has a new versioning scheme.
The Intel® FPGA IP version (X.Y.Z) number can change with each Quartus® Prime software version. A change in:
- X indicates a major revision of the IP. If you update the Quartus® Prime software, you must regenerate the IP.
- Y indicates the IP includes new features. Regenerate your IP to include these new features.
- Z indicates the IP includes minor changes. Regenerate your IP to include these changes.
Item | Description |
---|---|
IP Version | 5.0.0 |
Quartus® Prime Version | 24.3.1 |
Release Date | 2025.01.24 |
Ordering Codes | Variations without 1588 PTP option and without FEC option: IP-100GEUMACPHY (IPR-100GEUMACPHY for renewal) Variations without 1588 PTP option and with FEC option: IP-100GEUMACPHYFC (IPR-100GEUMACPHYFC for renewal) |
Related Information