F-Tile Low Latency 100G Ethernet Intel® FPGA IP User Guide
                    
                        ID
                        792946
                    
                
                
                    Date
                    3/31/2025
                
                
                    Public
                
            
                
                    
                    
                        1. About the F-Tile Low Latency 100G Ethernet Intel® FPGA IP User Guide
                    
                
                    
                        2. About this IP
                    
                    
                
                    
                        3. Getting Started
                    
                    
                
                    
                        4. F-Tile Low Latency 100G Ethernet Intel® FPGA IP Parameters
                    
                    
                
                    
                        5. Functional Description
                    
                    
                
                    
                    
                        6. Reset
                    
                
                    
                        7. Interfaces and Signal Descriptions
                    
                    
                
                    
                        8. Control, Status, and Statistics Register Descriptions
                    
                    
                
                    
                    
                        9. Document Revision History for the F-Tile Low Latency 100G Ethernet Intel® FPGA IP User Guide
                    
                
            
        7.6. Miscellaneous Status and Debug Signals
 The miscellaneous status and debug signals are asynchronous. 
  
 
  |   Signal  |  
         Direction  |  
         Description  |  
      
|---|---|---|
| tx_lanes_stable | Output | Active-high asynchronous status signal for the TX datapath. 
        
  |  
      
| rx_block_lock | Output |   By default, the Enable RS-FEC in the parameter editor is turned off. This signal is asserted when the IP completes 66-bit block boundary alignment on all PCS lanes.  |  
      
| rx_pcs_ready | Output | Active-high asynchronous status signal for the RX datapath. 
        
  |  
      
| rx_am_lock | Output | Asserted when all lanes have identified alignment markers in the data stream. | 
| local_fault_status | Output | Asserted when the RX MAC detects a local fault. This signal is available if you turn on Enable link fault generation in the parameter editor. | 
| o_remote_fault_status | Output | Asserted when the RX MAC detects a remote fault. This signal is available if you turn on Enable link fault generation in the parameter editor. | 
| unidirectional_en | Output | Asserted if the IP core includes Clause 66 for unidirectional support. This signal is available if you turn on Enable link fault generation in the parameter editor. | 
| link_fault_gen_en | Output | Asserted if the IP core includes Clause 66 for unidirectional support. This signal is available if you turn on Enable link fault generation in the parameter editor. |