F-Tile Low Latency 100G Ethernet Intel® FPGA IP User Guide
                    
                        ID
                        792946
                    
                
                
                    Date
                    3/31/2025
                
                
                    Public
                
            
                
                    
                    
                        1. About the F-Tile Low Latency 100G Ethernet Intel® FPGA IP User Guide
                    
                
                    
                        2. About this IP
                    
                    
                
                    
                        3. Getting Started
                    
                    
                
                    
                        4. F-Tile Low Latency 100G Ethernet Intel® FPGA IP Parameters
                    
                    
                
                    
                        5. Functional Description
                    
                    
                
                    
                    
                        6. Reset
                    
                
                    
                        7. Interfaces and Signal Descriptions
                    
                    
                
                    
                        8. Control, Status, and Statistics Register Descriptions
                    
                    
                
                    
                    
                        9. Document Revision History for the F-Tile Low Latency 100G Ethernet Intel® FPGA IP User Guide
                    
                
            
        7.7. Flow Control Signals
| Signal Name | Direction | Width | Description | 
|---|---|---|---|
| pause_insert_tx0 | Input | QN |   These signals are available only if Pause or PFC flow control support is synthesized. These indicates the MAC if a XON or XOFF Pause or PFC flow control frame should be sent. FCQN1 = 1 for Pause FCQN = 1 to 8 for PFC The request for XON/XOFF flow control frame transmission can be done in either 1 or 2-bit request mode (see pause_insert_tx1). 1-bit mode request model: 
 2-bit mode request model: Represents the lower bit. Only takes effect when the CSR of 2-bit Flow Control Request mode selects “Signal”. 
  |  
      
| pause_insert_tx1 | Input | QN |   Use in conjunction with pause_insert_tx0 to form a 2-bit request for XON/XOFF flow control frame transmission. This represents the upper bit of the 2-bit control.  |  
      
| pause_receive_rx | Output | QN | Asserted to indicate an RX pause signal match. The IP core asserts bit [n] of this signal when it receives a pause request with an address match, to signal the TX MAC to throttle its transmissions from priority queue [n] on the Ethernet link. | 
  1 FCQN means Flow Control Queue Number.