Triple-Speed Ethernet Intel Agilex® 7 FPGA IP Design Example User Guide
ID
741330
Date
4/17/2023
Public
A newer version of this document is available. Customers should click here to go to the newest version.
1. Quick Start Guide
2. 10/100/1000 Multiport Ethernet MAC Design Example with 1000BASE-X/SGMII PCS and Embedded PMA
3. Triple-Speed Ethernet Intel Agilex® 7 FPGA IP Design Example User Guide Archive
4. Document Revision History for the Triple-Speed Ethernet Intel Agilex® 7 FPGA IP Design Example User Guide
2.6. Interface Signals
| Signal | Direction | Description |
|---|---|---|
| ref_clk | Input | Reference clock for configuring CSR registers. |
| iopll_refclk | Input | Reference clock for LVDS I/O. |
| serial_txp | Output | Positive signal for the transmitter serial data. |
| serial_txn | Output | Negative signal for the transmitter serial data. |
| serial_rxp | Input | Positive signal for the receiver serial data. |
| serial_rxn | Input | Negative signal for the receiver serial data. |