1. Introduction
2. Interface Overview
3. Parameters
4. Designing with the IP Core
5. Block Description
6. Cryptographic IP Data Profiles
7. Configuration Registers
8. Design Example
9. Symmetric Cryptographic Intel FPGA Hard IP User Guide Archives
10. Document Revision History for the Symmetric Cryptographic Intel FPGA Hard IP User Guide
4.1. Installing and Licensing Intel® FPGA IP Cores
4.2. Specifying the IP Core Parameters and Options
4.3. Generated File Structure
4.4. Symmetric Cryptographic IP Core Flow
4.5. Dynamically Disabling SM4 Capability
4.6. Error Handling
4.7. Error Reporting
4.8. Resetting the IP Core
4.9. Channel Definition and Allocation
4.10. Byte Ordering
4.11. AXI-ST Single Packet Mode
4.12. AXI-ST Multiple Packet Mode
8.2.2. Host Interface
Figure 30. Host Interface
The host interface is used to provide software access to the VSIP CSRs and to the Symmetric Cryptographic Intel FPGA Hard IP AXI-Lite Interface. The host interface is clocked by the board clock and uses the board reset.
The host interface consists of an JTAG to AVMM converter which connects to a host machine via JTAG and to the VSIP via AVMM Interfaces. Avalon Memory Mapped bridges provide the AVMM interfaces, enabling the host to access Global, VSIP Tx, VSIP Rx, and IOPLL CSRs. An AVMM-AXI bridge helps to convert the AVMM interface to an AXI-Lite interface which can access the Symmetric Cryptographic Intel FPGA Hard IP Registers.