1. Introduction
2. Interface Overview
3. Parameters
4. Designing with the IP Core
5. Block Description
6. Cryptographic IP Data Profiles
7. Configuration Registers
8. Design Example
9. Symmetric Cryptographic Intel FPGA Hard IP User Guide Archives
10. Document Revision History for the Symmetric Cryptographic Intel FPGA Hard IP User Guide
4.1. Installing and Licensing Intel® FPGA IP Cores
4.2. Specifying the IP Core Parameters and Options
4.3. Generated File Structure
4.4. Symmetric Cryptographic IP Core Flow
4.5. Dynamically Disabling SM4 Capability
4.6. Error Handling
4.7. Error Reporting
4.8. Resetting the IP Core
4.9. Channel Definition and Allocation
4.10. Byte Ordering
4.11. AXI-ST Single Packet Mode
4.12. AXI-ST Multiple Packet Mode
8.2.1. Clock and Reset
This block is responsible for generating the required clocks and resets for VSIP and Crypto.
Figure 29. VSIP Clocking Block
VSIP uses the board clock (100MHz) for driving the VSIP control and status register (CSR) interface and the Symmetric Cryptographic Intel FPGA Hard IP AXI-Lite Interface. Apart from the board clock, the VSIP also generates two more clocks using IOPLLs for the AXI Streaming (AXI-ST) Interface and Symmetric Cryptographic Intel FPGA Hard IP core. The two IOPLLs generating clocks are as follows:
- IOPLL0: AXI-ST clock / VSIP Clock
- IOPLL1: Crypto Core clock
Both IOPLL0 and IOPLL1 use the board clock as the reference clock. The VSIP clock is the same as the AXI-ST clock. By default, the AXI-ST clock and the Symmetric Cryptographic Intel FPGA Hard IP Core clock run at 400 MHz.