F-Tile Ethernet Intel® FPGA Hard IP Design Example User Guide
ID
683804
Date
10/11/2021
Public
A newer version of this document is available. Customers should click here to go to the newest version.
1. Quick Start Guide
2. Design Example: Single IP Core Instantiation
3. Design Example: Single IP Core Instantiation with Precision Time Protocol
4. Design Example: Single IP Core Instantiation with Auto-Negotiation and Link Training
5. Design Example: Multiple IP Core Instantiation
6. F-Tile Ethernet Intel FPGA Hard IP Archives
7. Document Revision History for the F-Tile Ethernet Intel FPGA Hard IP Design Example User Guide
2. Design Example: Single IP Core Instantiation
The single instance IP core design example supports all F-tile supported Ethernet rates and demonstrates the basic functions of the F-Tile Ethernet Intel FPGA Hard IP.
To generate the design example, you must first set the parameter values for the IP core variation you intend to generate in your end product. Generating the design example creates a copy of the IP core; the testbench and hardware design example use this variation as the DUT. If your parameter values for the DUT don't match the parameter values in your end product, the design example you generate does not exercise the IP core variation you intend.
The following IP parameter settings were used to generate this design example:
Selected IP Parameter Settings | Value |
---|---|
General Options | |
PMA type | FGT |
Ethernet mode | 200GE-2 |
Client interface | MAC segmented |
FEC mode | IEEE 802.3 RS(544,514) (CL134) |
PMA reference frequency | 156.25 |
System PLL frequency | 830.078125 |
For more information about steps on how to generate a design example, refer to the Generating the Design Example.