Visible to Intel only — GUID: lbl1458669106933
Ixiasoft
1. About the 25G Ethernet Intel FPGA IP
2. Getting Started
3. 25G Ethernet Intel FPGA IP Parameters
4. Functional Description
5. Reset
6. Interfaces and Signal Descriptions
7. Control, Status, and Statistics Register Descriptions
8. Debugging the Link
9. 25G Ethernet Intel® Arria® 10 FPGA IP User Guide Archive
10. Document Revision History for the 25G Ethernet Intel® Arria® 10 FPGA IP User Guide
Visible to Intel only — GUID: lbl1458669106933
Ixiasoft
7.8. RX Reed-Solomon FEC Registers
Addr | Name | Description | Reset | Access |
---|---|---|---|---|
0xD00 | REVID | RS-FEC TX module revision ID | 0x0916_2016 |
RO |
0xD01 | RX_RSFEC_NAME0 | First 4 characters of IP core variation identifier string, "25geRSFECoRX". | 0x3235_6765 | RO |
0xD02 | RX_RSFEC_NAME1 | Middle 4 characters of IP core variation identifier string, "25geRSFECoRX". | 0x5253_4645 | RO |
0xD03 | RX_RSFEC_NAME2 | Final 4 characters of IP core variation identifier string, "25geRSFECoRX". | 0x436F_5258 | RO |
0xD04 | BYPASS_RESTART | Configuration register to bypass error correction and to restart alignment marker synchronization. Writing 1'b1 enables the feature. Writing 1'b0 disables it.The following encodings are defined:
|
0x0000 0000 | RW |
0xD05 | FEC_ALIGN_STATUS | Alignment marker lock status. The following encodings are defined:
|
0x0000 0000 | RO |
0xD06 | CORRECTED_CW | 32-bit counter that contains the number of corrected FEC codewords processed. The value resets to zero upon read and holds at max count. | 0x0000 0000 | RO |
0xD07 | UNCORRECTED_CW | 32-bit counter that contains the number of uncorrected FEC codewords processed. The value resets to zero upon read and holds at max count. | 0x0000 0000 | RO |