Nios® V Processor Reference Manual

ID 683632
Date 5/26/2023
Public

A newer version of this document is available. Customers should click here to go to the newest version.

Document Table of Contents

2.3.8. RISC-V based Debug Module

The Nios® V/m processor architecture supports a RISC-V based debug module that provides on-chip emulation features to control the processor remotely from a host PC. PC-based software debugging tools communicate with the debug module and provide facilities, such as the following features:

  • Reset Nios® V processor core and timer module
  • Download programs to memory
  • Start and stop execution
  • Set software breakpoints and watchpoints
  • Analyze registers and memory