A newer version of this document is available. Customers should click here to go to the newest version.
3.3.1. General-Purpose Register File
3.3.2. Arithmetic Logic Unit
3.3.3. Multipy and Divide Units
3.3.4. Custom Instruction
3.3.5. Reset and Debug Signals
3.3.6. Control and Status Registers
3.3.7. Exception Controller
3.3.8. Interrupt Controller
3.3.9. Memory and I/O Organization
3.3.10. RISC-V based Debug Module
2.3. Processor Architecture
The Nios® V/m processor architecture describes an instruction-set architecture (ISA). The ISA in turn necessitates a set of functional units that implement the instructions.
The Nios® V/m processor architecture defines the following functional units:
- General-purpose register file
- Arithmetic logic unit (ALU)
- Control and status registers (CSR)
- Exception controller
- Interrupt controller
- Instruction bus
- Data bus
- RISC-V based debug module
Figure 2. Nios® V/m Processor Core Block Diagram