Multi Channel DMA Intel® FPGA IP for PCI Express Design Example User Guide

ID 683517
Date 4/17/2023
Public

A newer version of this document is available. Customers should click here to go to the newest version.

Document Table of Contents

2.1.3. MCDMA F-Tile Design Examples for Endpoint

Table 5.  MCDMA F-Tile Design Examples for Endpoint
Design Example MCDMA Settings Driver Support
User Mode Interface Type
AVMM DMA

Multi-Channel DMA

BAM + MCDMA

BAM + BAS + MCDMA

AVMM

Custom

DPDK

Device-side Packet Loopback

Multi-Channel DMA

BAM + MCDMA

BAM + BAS + MCDMA

AVST 1 Port

Custom

DPDK

Netdev

Packet Generate/Check

Multi-Channel DMA

BAM + MCDMA

BAM + BAS + MCDMA

AVST 1 Port

Custom

DPDK

PIO using MQDMA Bypass Mode

Multi-Channel DMA

BAM + MCDMA

BAM + BAS + MCDMA

AVMM

AVST 1 Port

Custom

DPDK

Bursting Master n/a

Custom

DPDK

BAM + BAS n/a

Custom

DPDK

Data Mover Only n/a

Custom

DPDK

Traffic Generator/Checker BAM + BAS n/a

Custom

DPDK

External Descriptor Controller Data Mover Only n/a Custom
Note: MCDMA F-Tile design example doesn’t support multiple physical functions and SR-IOV for simulation.
Note: For F-Tile System PLL reference clock requirement, refer to the Multi Channel DMA Intel FPGA IP for PCI Express User Guide.

For information about supported simulators, refer to Supported Simulators.