Multi Channel DMA Intel® FPGA IP for PCI Express Design Example User Guide
ID
683517
Date
10/28/2022
Public
A newer version of this document is available. Customers should click here to go to the newest version.
3.5.2.6.1. Build and Install Netdev Driver
3.5.2.6.2. Enable VFs if SRIOV is Supported
3.5.2.6.3. Configure the Number of Channels Supported on the Device
3.5.2.6.4. Configure the MTU Value
3.5.2.6.5. Configure the Device Communication
3.5.2.6.6. Configure Transmit Queue Selection Mechanism
3.5.2.6.7. Test Procedure by Using Name Space Environment
3.5.2.6.8. PIO Test
2.2. Hardware and Software Requirements
- Intel® Quartus® Prime Pro Edition Software version 22.3
- OS: CentOS Linux 7.5
- Kernel: 3.10.0-1160
- Intel® Stratix® 10 MX or GX FPGA Development Kit supporting H-Tile PCIe Gen3
- Intel® Stratix® 10 DX Production, Intel® Agilex™ F-Series ES FPGA Development Kit , or Intel Agilex F-Series Production Development Kit
- Intel® Agilex™ F-Series F-Tile ES0 FPGA Development Kit
For details on the design example simulation steps and running Hardware test, refer to the Design Example Quick Start Guide .
For more information on development kits, refer to FPGA Development Kits on the Intel website.
Related Information