Multi Channel DMA Intel® FPGA IP for PCI Express Design Example User Guide
ID
683517
Date
10/28/2022
Public
A newer version of this document is available. Customers should click here to go to the newest version.
3.5.2.6.1. Build and Install Netdev Driver
3.5.2.6.2. Enable VFs if SRIOV is Supported
3.5.2.6.3. Configure the Number of Channels Supported on the Device
3.5.2.6.4. Configure the MTU Value
3.5.2.6.5. Configure the Device Communication
3.5.2.6.6. Configure Transmit Queue Selection Mechanism
3.5.2.6.7. Test Procedure by Using Name Space Environment
3.5.2.6.8. PIO Test
2.1.2. MCDMA P-Tile Design Examples for Endpoint
Design Example | MCDMA Settings | Driver Support | |
---|---|---|---|
User Mode | Interface Type | ||
AVMM DMA | Multi-Channel DMA BAM + MCDMA |
AVMM | Custom DPDK |
Device-side Packet Loopback | Multi-Channel DMA BAM + MCDMA |
AVST 1 Port | Custom DPDK Netdev |
Packet Generate/Check | Multi-Channel DMA BAM + MCDMA |
AVST 1 Port | Custom DPDK |
PIO using MQDMA Bypass Mode | Multi-Channel DMA BAM + MCDMA |
AVMM AVST 1 Port |
Custom DPDK |
Bursting Master | n/a | Custom DPDK |
|
BAM + BAS | n/a | Custom DPDK |
|
Data Mover Only | n/a | Custom DPDK |
|
Traffic Generator/Checker | BAM + BAS | n/a | Custom DPDK |
External Descriptor Controller | Data Mover Only | n/a | Custom |
Note:
- MCDMA P-Tile design example doesn’t support multiple physical functions and SR-IOV for simulation.
For information about supported simulators, refer to Supported Simulators.