Visible to Intel only — GUID: wyj1523807152661
Ixiasoft
1.1. Release Information
1.2. Device Family Support
1.3. Signals
1.4. Parameters
1.5. Register Map
1.6. Using Generic Serial Flash Interface Intel® FPGA IP
1.7. Generic Serial Flash Interface Intel® FPGA IP Reference Design
1.8. Flash Access Using the Generic Serial Flash Interface Intel® FPGA IP
1.9. Intel HAL Driver
1.10. Generic Serial Flash Interface Intel® FPGA IP User Guide Archives
1.11. Document Revision History for the Generic Serial Flash Interface Intel® FPGA IP User Guide
Visible to Intel only — GUID: wyj1523807152661
Ixiasoft
1.7.2.1. Reference Design Components
Figure 5. Reference Design Block Diagram
Component | Description |
---|---|
JTAG UART Intel® FPGA IP | Enables communication between the Nios® II processor and the host computer. |
Nios® II Processor | Runs application program by executing data and instruction. |
On-Chip Memory Intel® FPGA IP |
|
Generic Serial Flash Interface Intel® FPGA IP | Controls vendor-independent flash device to perform flash interaction. |