F-Tile Avalon® Streaming Intel® FPGA IP for PCI Express* Design Example User Guide
ID
683372
Date
7/14/2022
Public
A newer version of this document is available. Customers should click here to go to the newest version.
2. Design Example Description
The F-Tile Avalon-ST IP for PCI Express Design Example is a simple design to demonstrate the establishment of PCIe connectivity of F-Tile FPGA in Intel® Quartus® Prime. The design performs write and read sequences from the host processor to the target device through PCIe Intel® Quartus® Prime Hard IP. The Programmed Input/Output (PIO) application block is needed to handle the translation from PCIe TLP to AVMM protocol.
| Design Example | Hard IP Mode | Simulation |
|---|---|---|
| PIO | Gen4 x16 512-bit Endpoint | Supports VCS* , Siemens* EDA, QuestaSim* , and Xcelium* simulators. |
| Gen4 x8x8 256-bit Endpoint | ||
| Gen4 x8 256-bit Endpoint | ||
| Gen3 x16 512-bit Endpoint | ||
| Gen3 x8x8 256-bit Endpoint | ||
| Gen3 x8x8 256-bit Endpoint | ||
| SR-IOV | Gen4 x16 512-bit Endpoint | |
| Gen3 x16 512-bit Endpoint | ||
| Performance | Gen4 x16 512-bit Endpoint | Supports VCS* simulators. |
Note:
- Design examples only support the default settings in the Parameter Editor of the F-tile Avalon Streaming IP for PCI Express.
- Intel F-Tile development boards may be supported in a future Intel® Quartus® Prime release.