Agilex™ 7 Embedded Memory User Guide

ID 683241
Date 4/15/2025
Public
Document Table of Contents

4.2.2.1. eSRAM Specifications

The following table summarizes the specifications of the eSRAM Agilex™ FPGA IP.
Table 57.  eSRAM Specifications
Feature Detail Value Description
Clock Frequency

-1

-2

-3

200 MHz - 750 MHz

200 MHz - 640 MHz

200 MHz - 500 MHz

Bank Capacity

64 Kb

Each bank is (1024) 1K x 64 bits

Banks per Channel

32

Channel Capacity

2.048 Mb

Ports per eSRAM

4

Each port consists of 2 channels.

eSRAM Capacity

16.384 Mb

Interface Data Width

x64

Maximum width
Read Latency 14

7 +2 15

Write Latency 0 + 2 15 There is a zero cycle latency for write commands issued to the eSRAM.
Power (per eSRAM system)

Static: 192 mW

Dynamic: 1.08 mW/MHz

14 Read latency is measured from a read command being presented to the interface to valid read data being returned.
15 +2 on read/write latency is added due to registers interfacing with eSRAM required to meet routing and timing requirement.