Visible to Intel only — GUID: jbr1444415004547
Ixiasoft
1.1. Compilation Overview
1.2. Design Analysis & Elaboration
1.3. Design Synthesis
1.4. Design Place and Route
1.5. Incremental Optimization Flow
1.6. Fast Forward Compilation Flow
1.7. Full Compilation Flow
1.8. HSSI Dual Simplex IP Generation Flow
1.9. Exporting Compilation Results
1.10. Clearing Compilation Results
1.11. Integrating Other EDA Tools
1.12. Compiler Optimization Techniques
1.13. Compilation Monitoring Mode
1.14. Viewing Quartus Database File Information
1.15. Understanding the Design Netlist Infrastructure
1.16. Using Synopsys* Design Constraint (SDC) on RTL Files
1.17. Using the Node Finder
1.18. Synthesis Language Support
1.19. Synthesis Settings Reference
1.20. Fitter Settings Reference
1.21. Design Compilation Revision History
1.12.1. Compiler Optimization Modes
1.12.2. Allow Register Retiming
Disable register retiming for entity abc
Disable register retiming for the whole design, except for registers in entity abc
1.12.3. Automatic Gated Clock Conversion
1.12.4. Enable Intermediate Fitter Snapshots
1.12.5. Fast Preserve Option
1.12.6. Fractal Synthesis Optimization
2.1. Factors Affecting Compilation Results
2.2. Strategies to Reduce the Overall Compilation Time
2.3. Reducing Synthesis Time
2.4. Reducing Placement Time
2.5. Reducing Routing Time
2.6. Reducing Static Timing Analysis Time
2.7. Setting Process Priority
2.8. Reducing Compilation Time Revision History
Visible to Intel only — GUID: jbr1444415004547
Ixiasoft
1.12.2. Allow Register Retiming
The Allow Register Retiming option on the Register Optimization tab controls whether or not to globally disable retiming. When turned on, the Compiler automatically performs register retiming optimizations, moving registers through combinational logic. When turned off, the Compiler prevents any retiming optimizations on a global scale.
Optionally, assign Allow Register Retiming to any design entity or instance for specific portions of the design. Click Assignments > Assignment Editor to specify entity- and instance-level assignments, or use the following syntax to make the assignment in the .qsf directly.
Remember: For devices that use the Hyperflex® architecture (such as Agilex™ 7 devices), you can use the Allow Register Retiming optimization option alongside the Hyper-Retiming optimization.
Disable register retiming for entity abc
set_global_assignment –name ALLOW_REGISTER_RETIMING ON set_instance_assignment –name ALLOW_REGISTER_RETIMING OFF –to “abc|” set_instance_assignment –name ALLOW_REGISTER_RETIMING ON –to “abc|def|”
Disable register retiming for the whole design, except for registers in entity abc
set_global_assignment –name ALLOW_REGISTER_RETIMING OFF set_instance_assignment –name ALLOW_REGISTER_RETIMING ON –to “abc|” set_instance_assignment –name ALLOW_REGISTER_RETIMING OFF –to “abc|def|”