Visible to Intel only — GUID: vgo1397229557852
Ixiasoft
1. Intel® MAX® 10 User Flash Memory Overview
2. Intel® MAX® 10 UFM Architecture and Features
3. Intel® MAX® 10 UFM Design Considerations
4. Intel® MAX® 10 UFM Implementation Guides
5. On-Chip Flash Intel® FPGA IP Core References
6. Intel® MAX® 10 User Flash Memory User Guide Archive
7. Document Revision History for the Intel® MAX® 10 User Flash Memory User Guide
Visible to Intel only — GUID: vgo1397229557852
Ixiasoft
4.2.1. UFM Read Status and Control Register
You can access the control register value through the Avalon-MM control slave interface.
Figure 6. Read Status and Control RegisterThe figure below shows the timing diagram for the read status and control register.
To use the control register, assert the read signal and send the control register address to the control slave address.
The flash IP core then sends the register value through the readdata bus.