FPGA AI Suite Handbook

ID 863373
Date 11/21/2025
Public
Document Table of Contents

11. Using FPGA AI Suite as a PCIe* -Attach Platform

The FPGA AI Suite PCIe* -attach design examples demonstrate how the Intel® Distribution of OpenVINO™ toolkit and the FPGA AI Suite support the look-aside deep learning acceleration model.

The PCIe* -attach design examples are implemented with the following components:

  • FPGA AI Suite IP
  • Intel® Distribution of OpenVINO™ toolkit
  • A supported FPGA board:
    Table 54.  FPGA Boards Supported by the PCIe-Attach Design Examples
    PCIe* -Attach Interface Supported Board
    BSP Terasic* DE10-Agilex Development Board (DE10-Agilex-B2E2)
    OFS Agilex™ 5 FPGA E-Series 065B Modular Development Kit (MK-A5E065BB32AES1)
    Agilex™ 7 FPGA I-Series Development Kit ES2 (DK-DEV-AGI027RBES)
    Intel® FPGA SmartNIC N6001-PL Platform (without Ethernet controller)
  • Sample hardware and software systems that illustrate the use of these components

Prebuilt FPGA bitstreams are available as a separate package. For details, refer to Downloading Precompiled Bitstreams and SD Card Images. These bitstreams use a variable of the example architecture files that are shipped with FPGA AI Suite. However, the design example build scripts let you choose from a variety of architecture files and build (or rebuild) your own bitstreams, provided that you have a license permitting bitstream generation.

These designs are provided with the FPGA AI Suite as examples that show how to incorporate the IP into a design. The designs are not intended for unaltered use in production scenarios. Any potential production application that uses portions of these design examples must review them for both robustness and security.

To learn more about the software stack of the runtime host application, refer to Understanding the FPGA AI Suite Runtime Software Stack.

To learn more about the PCIe* design examples and to build and execute the designs, refer to the Altera FPGA Developer Site Example Designs.