FPGA AI Suite Handbook

ID 863373
Date 11/21/2025
Public
Document Table of Contents

4.3.6.2.4.2. Preparing the Agilex™ 7 FPGA I-Series Transceiver-SoC Development Kit for the SoC Design Example

Prepare the Agilex™ 7 FPGA I-Series Transceiver-SoC Development Kit for the FPGA AI Suite SoC design example with the following steps:
  1. Confirming Agilex 7 FPGA I-Series Transceiver-SoC Development Kit Board Set Up.
  2. Programming the FPGA device on the board in one of the following ways:
    • Programming the Agilex 7 FPGA Device with the JTAG Indirect Configuration (.jic) File.

      This method programs the QSPI flash memory, which then programs the FPGA device when the board is powered up. With this method, the FPGA programming can be persisted between board power cycles.

      This method is preferred for deployment or testing the other parts of your application after your FPGA bitstream is finalized.

    • Programming the Agilex 7 FPGA Device with the SRAM Object File (.sof).

      This method programs the FPGA device directly. The FPGA programming is not persisted between board power cycles. This method is typically faster than programming the QSPI flash memory with .jic file that then programs the FPGA device.

      This method is preferred when developing or debugging your FPGA bitstream.

  3. Connecting the Agilex 7 FPGA I-Series Transceiver-SoC Development Kit to the Host Development System.