FPGA AI Suite Handbook

ID 863373
Date 11/21/2025
Public
Document Table of Contents

12.2.2.4. PLL Adjustment in the Hostless DDR-Free Design Example

The design example build script adjusts the PLL driving the FPGA AI Suite IP clock based on the fMAX that the Quartus® Prime compiler achieves.