Altera® AXI4 Bus Functional Model User Guides

ID 838773
Date 5/19/2025
Public
Document Table of Contents

1.1.5. Altera® AXI4 Memory-Mapped BFM Supported Flows

You can use the following flows to implement the Altera® AXI4 memory-mapped BFMs:

RTL Flow

You can include the Altera® AXI4 memory-mapped BFMs within the altera_lnsim.sv file. This technique allows you to instantiate the Altera® AXI4 memory-mapped BFM into a top level testbench or environment or framework. You can then drive the AXI4 transactions using the provided sets of APIs. For more information on generating simulation models and setup scripts, refer to the guidelines in Quartus® Prime Pro Edition: Third-party Simulation.

Platform Designer Flow

You can include the Altera® AXI4 memory-mapped BFMs in a Platform Designer system. For more information on generating testbench and other simulation files in Platform Designer, refer to Generating Simulation Files for Platform Designer Systems and IP Variants.

Hard Processor System (HPS) Flow

You also can use the Altera® AXI4 memory-mapped BFMs when simulating the HPS in Platform Designer. For more information, refer to the HPS simulation documentation for your target device family.