DisplayPort IP Design Example User Guide: Agilex™ 5 FPGAs
ID
823560
Date
8/15/2025
Public
1. DisplayPort IP Design Example Quick Start Guide
2. DisplayPort IP Design Examples
3. DisplayPort SST Parallel Loopback without PCR Design Example
4. DisplayPort SST Parallel Loopback with AXI4-S Video Interface Design Example
5. DisplayPort SST TX-Only Design Example
6. DisplayPort SST RX-Only Design Example
7. Document Revision History for the DisplayPort IP Design Example User Guide: Agilex™ 5 FPGAs
1.5.1. Compiling and Testing the Design Using Agilex™ 5 E-Series 065B Premium Development Kit
1.5.2. Compiling and Testing the Design Using Agilex™ 5 E-Series 065B Modular Development Kit Connector with No FMC Mode
1.5.3. Compiling and Testing the Design Using Agilex™ 5 E-Series 065B Modular Development Kit Connecter with Bitec Rev 8 Daughter Card
2.5. DisplayPort Duplex or Dual Simplex Design Examples
Generating a duplex or dual-simplex transceiver depends on the number of lanes in use, and physical channel assignment locations. Quartus Prime generates the correct transceiver to avoid accidentally targeting an invalid topology that gives fitter errors.
When design example configurations give a symmetrical transceiver topology between RX and TX, a design with a duplex transceiver is generated. If a design is nonsymetrical, Quartus Prime generates two simplex transceivers and merges them using the dual simplex flow for Agilex 5 devices.
During generation, the Platform Designer transcript log shows the design type.