DisplayPort IP Design Example User Guide: Agilex™ 5 FPGAs
ID
823560
Date
8/15/2025
Public
1. DisplayPort IP Design Example Quick Start Guide
2. DisplayPort IP Design Examples
3. DisplayPort SST Parallel Loopback without PCR Design Example
4. DisplayPort SST Parallel Loopback with AXI4-S Video Interface Design Example
5. DisplayPort SST TX-Only Design Example
6. DisplayPort SST RX-Only Design Example
7. Document Revision History for the DisplayPort IP Design Example User Guide: Agilex™ 5 FPGAs
1.5.1. Compiling and Testing the Design Using Agilex™ 5 E-Series 065B Premium Development Kit
1.5.2. Compiling and Testing the Design Using Agilex™ 5 E-Series 065B Modular Development Kit Connector with No FMC Mode
1.5.3. Compiling and Testing the Design Using Agilex™ 5 E-Series 065B Modular Development Kit Connecter with Bitec Rev 8 Daughter Card
6.2. DisplayPort SST RX-Only Functional Description
Figure 16. Agilex™ 5 DisplayPort SST RX-only
- To generate this RX-only variant, in the GUI, on the IP tab:
- Turn on Support DisplayPort sink (RX_SUPPORT_DP).
- Turn off Support DisplayPort source (TX_SUPPORT_DP).
- The IOPLL drives video clock at a fixed frequency (in this case, 300 MHz by default).
- The DisplayPort sink receives video from an external video source such as a GPU and decodes it for the parallel video interface.