DisplayPort IP Design Example User Guide: Agilex™ 5 FPGAs
ID
823560
Date
8/15/2025
Public
1. DisplayPort IP Design Example Quick Start Guide
2. DisplayPort IP Design Examples
3. DisplayPort SST Parallel Loopback without PCR Design Example
4. DisplayPort SST Parallel Loopback with AXI4-S Video Interface Design Example
5. DisplayPort SST TX-Only Design Example
6. DisplayPort SST RX-Only Design Example
7. Document Revision History for the DisplayPort IP Design Example User Guide: Agilex™ 5 FPGAs
1.5.1. Compiling and Testing the Design Using Agilex™ 5 E-Series 065B Premium Development Kit
1.5.2. Compiling and Testing the Design Using Agilex™ 5 E-Series 065B Modular Development Kit Connector with No FMC Mode
1.5.3. Compiling and Testing the Design Using Agilex™ 5 E-Series 065B Modular Development Kit Connecter with Bitec Rev 8 Daughter Card
4.1. Features
The DisplayPort SST parallel loopback with AXI4-S video interface design example includes the following features:
- Supports RBR, HBR1, HBR2, HBR3, UHBR10, and UHBR13.5 Link Rates
- Supports DisplayPort version 1.4 and 2.1
- Supports 1,2 and 4 lanes
- Supports System PLL or PMA Direct Transceiver modes
- Includes video and vision processing Frame Buffer IP for sink to source frame rate conversion
- Includes EMIF to store video frames transceiver modes
- Provides a sink to source loop through demonstration
- Instantiates sink and source capabilities
- Instantiates Nios V Processor for link management