1. GTS HDMI IP Quick Reference
2. About the GTS HDMI IP
3. GTS HDMI IP Getting Started
4. GTS HDMI IP Hardware Design Examples
5. HDMI Source
6. HDMI Sink
7. Transceiver Handling (HDMI Wrapper = HDMI and Transceiver)
8. GTS HDMI IP Parameters
9. HDMI Simulation Example
10. GTS HDMI IP User Guide Archives
11. Document Revision History for the GTS HDMI IP User Guide
5.1.1. Source Scrambler, TMDS/TERC4 Encoder
5.1.2. Source Video Resampler
5.1.3. Source Window of Opportunity Generator
5.1.4. Source Auxiliary Packet Encoder
5.1.5. Source Auxiliary Packet Generators
5.1.6. Source Auxiliary Data Path Multiplexers
5.1.7. Source Auxiliary Control Port
5.1.8. Source Audio Encoder
5.1.9. TX Core-PHY Interface
5.1.10. I2C Controller
6.1.1. Sink Word Alignment and Channel Deskew
6.1.2. Sink Descrambler, TMDS/TERC4 Decoder
6.1.3. Sink Auxiliary Decoder
6.1.4. Sink Auxiliary Packet Capture
6.1.5. Sink Video Resampler
6.1.6. Sink Auxiliary Data Port
6.1.7. Sink Audio Decoder
6.1.8. Status and Control Data Channel (SCDC) Interface
6.1.9. RX Core-PHY Interface
6.1.10. I2C Target
6.1.11. I2C and EDID RAM Blocks
2.4. GTS HDMI IP Performance and Resource Usage
The resource usage indicates typical expected performance for the GTS HDMI IP in the Quartus® Prime Pro Edition software.
Devices | Maximum Data Rate (Mbps) |
---|---|
Agilex™ 5 | 6,000 (e.g.: 4Kp60 8 bpc) |
The GTS HDMI IP does not support FRL and TDMS.
HDMI Wrapper | Pixels per Clock | Direction | Enable Active Video Protocol | ALM | Logic Registers | Memory | |
---|---|---|---|---|---|---|---|
Bits | M20K | ||||||
HDMI only |
2 | RX | None | 4,766 | 9,373 | 42,896 | 13 |
2 | TX | None | 4,207 | 9,753 | 34,752 | 10 | |
HDMI and Transceiver |
2 | RX | None | 8,156 | 14,044 | 182,160 | 22 |
2 | TX | None | 8,885 | 15,833 | 505,792 | 33 |
Device | Lane Rate (Mbps) | Transceiver Interface Width (bits) | Speed Grade |
---|---|---|---|
Agilex™ 5 | 6,000 | 40 | -6 |