A newer version of this document is available. Customers should click here to go to the newest version.
3.1.1.1. PCIe* TLP Constructor
3.1.1.2. PCIe* TLP ID Generation
3.1.1.3. PCIe TX Credit Controller
3.1.1.4. PCIe* TX Scheduler
3.1.1.5. PCIe TLP Completer
3.1.1.6. PCIe RX Router
3.1.1.7. PCIe* MSI-X Controller
3.1.1.8. PCIe BAR0
3.1.1.9. PCIe Bursting Manager (BAM)
3.1.1.10. Completion Timeout Parser
3.1.1.11. Control Shadow Parser
4.2.1. Application Packet Receive Interface
4.2.2. Application Packet Transmit Interface
4.2.3. Control Shadow Interface
4.2.4. Transmit Flow Control Credit Interface
4.2.5. Completion Timeout Interface
4.2.6. PCIe* Miscellaneous Signals
4.2.7. Control and Status Register Responder Manager Interface
4.2.8. Bursting Manager Interface
4.2.4. Transmit Flow Control Credit Interface
The link partner's receive buffer space information.
Clock Domain: ss_axi_st_clk
Signal Name | Direction | Description |
---|---|---|
ss_app_st_txcrdt_tvalid | IN | When asserted indicates that the credit information on tdata is valid |
ss_app_st_txcrdt_tdata[18:0] | IN | Carries credit limit information and type of credit Bit[15:0] - Credit Limit Value Bit[18:16] - Credit Type 3'b000 - Posted Header Credit 3'b001 - Non-Posted Header Credit 3'b010 - Completion Header Credit 3'b011 - Reserved 3'b100 - Posted Data Credit 3'b101 - Non-Posted Data Credit 3'b110 - Completion Data Credit 3'b111 - Reserved |