A newer version of this document is available. Customers should click here to go to the newest version.
3.1.1.1. PCIe* TLP Constructor
3.1.1.2. PCIe* TLP ID Generation
3.1.1.3. PCIe TX Credit Controller
3.1.1.4. PCIe* TX Scheduler
3.1.1.5. PCIe TLP Completer
3.1.1.6. PCIe RX Router
3.1.1.7. PCIe* MSI-X Controller
3.1.1.8. PCIe BAR0
3.1.1.9. PCIe Bursting Manager (BAM)
3.1.1.10. Completion Timeout Parser
3.1.1.11. Control Shadow Parser
4.2.1. Application Packet Receive Interface
4.2.2. Application Packet Transmit Interface
4.2.3. Control Shadow Interface
4.2.4. Transmit Flow Control Credit Interface
4.2.5. Completion Timeout Interface
4.2.6. PCIe* Miscellaneous Signals
4.2.7. Control and Status Register Responder Manager Interface
4.2.8. Bursting Manager Interface
2.3. Resource Utilization
DMA Mode | Data Width | DMA Channels | ALMs | Logic Registers | M20Ks |
---|---|---|---|---|---|
DMA PCIe mode (with BAM enabled) | 256-bit | 1 device port
|
16637 | 41448 | 420 |
DMA PCIe mode (with BAM enabled) | 256-bit | 2 device ports
|
18523 | 47865 | 434 |
DMA PCIe mode (with BAM enabled) | 128-bit | 2 device ports
|
15450 | 38709 | 383 |
DMA PCIe mode | 256-bit | 8 device ports
|
39098 | 110968 | 625 |
DMA SoC Mode | 256-bit | 1 device port
|
7739 | 19977 | 111 |
DMA SoC Mode | 256-bit | 2 device ports
|
10161 | 25971 | 118 |
DMA SoC Mode | 256-bit | 8 device ports
|
30706 | 76490 | 299 |