A newer version of this document is available. Customers should click here to go to the newest version.
3.1.1.1. PCIe* TLP Constructor
3.1.1.2. PCIe* TLP ID Generation
3.1.1.3. PCIe TX Credit Controller
3.1.1.4. PCIe* TX Scheduler
3.1.1.5. PCIe TLP Completer
3.1.1.6. PCIe RX Router
3.1.1.7. PCIe* MSI-X Controller
3.1.1.8. PCIe BAR0
3.1.1.9. PCIe Bursting Manager (BAM)
3.1.1.10. Completion Timeout Parser
3.1.1.11. Control Shadow Parser
4.2.1. Application Packet Receive Interface
4.2.2. Application Packet Transmit Interface
4.2.3. Control Shadow Interface
4.2.4. Transmit Flow Control Credit Interface
4.2.5. Completion Timeout Interface
4.2.6. PCIe* Miscellaneous Signals
4.2.7. Control and Status Register Responder Manager Interface
4.2.8. Bursting Manager Interface
4.2.1. Application Packet Receive Interface
This interface presents the inbound PCIe TLP packet.
Clock Domain: ss_axi_st_clk
Reset: ss_axi_st_aresetn
Data width of PCIe IP AXI-ST and RX Interface (SS_ST_DWD) = 128, 256
Signal Name | Direction | Description |
---|---|---|
ss_app_st_rx_tvalid | IN | Indicates that the source is driving a valid transfer |
app_ss_st_rx_tready | OUT |
|
ss_app_st_rx_tdata[ (SS_ST_DWD-1):0] |
IN |
|
ss_app_st_rx_tkeep[ (SS_ST_DWD/8-1):0] |
IN |
|
ss_app_st_rx_tlast | IN | Indicates End of Data/Command Transmission |