A newer version of this document is available. Customers should click here to go to the newest version.
3.1.1.1. PCIe* TLP Constructor
3.1.1.2. PCIe* TLP ID Generation
3.1.1.3. PCIe TX Credit Controller
3.1.1.4. PCIe* TX Scheduler
3.1.1.5. PCIe TLP Completer
3.1.1.6. PCIe RX Router
3.1.1.7. PCIe* MSI-X Controller
3.1.1.8. PCIe BAR0
3.1.1.9. PCIe Bursting Manager (BAM)
3.1.1.10. Completion Timeout Parser
3.1.1.11. Control Shadow Parser
4.2.1. Application Packet Receive Interface
4.2.2. Application Packet Transmit Interface
4.2.3. Control Shadow Interface
4.2.4. Transmit Flow Control Credit Interface
4.2.5. Completion Timeout Interface
4.2.6. PCIe* Miscellaneous Signals
4.2.7. Control and Status Register Responder Manager Interface
4.2.8. Bursting Manager Interface
6.5. Example Design
Parameter | Range | Default | Description |
---|---|---|---|
Generate Example Design for | Synthesis, Simulation, Synthesis_and_simulation | synthesis | When the synthesis option is selected, only Quartus® Prime synthesis files are generated. When the simulation option is selected, only simulation files are generated. This mode is not supported for DMA PCIe* Mode. When the synthesis_and_simulation option is selected, both Quartus® Prime synthesis and simulation files are generated. This mode is not supported for DMA PCIe* Mode. |
Example Design Mode | H2D ST to D2H ST Single Port Loopback Design | H2D ST to D2H ST Single Port Loopback Design | Select example design variant. |