A newer version of this document is available. Customers should click here to go to the newest version.
1. GTS Transceiver Overview
2. GTS Transceiver Architecture
3. Implementing the GTS PMA/FEC Direct PHY Intel FPGA IP
4. Implementing the GTS System PLL Clocks Intel FPGA IP
5. Implementing the GTS Reset Sequencer Intel FPGA IP
6. GTS PMA/FEC Direct PHY Intel FPGA IP Example Design
7. Design Assistance Tools
8. Debugging GTS Transceiver Links with Transceiver Toolkit
9. Document Revision History for the GTS Transceiver PHY User Guide
3.1. IP Overview
3.2. Designing with the GTS PMA/FEC Direct PHY Intel FPGA IP
3.3. Configuring the GTS PMA/FEC Direct PHY Intel FPGA IP
3.4. Signal and Port Reference
3.5. Bit Mapping for PMA, FEC, and PCS Mode PHY TX and RX Datapath
3.6. Clocking
3.7. Custom Cadence Generation Ports and Logic
3.8. Asserting Reset
3.9. Bonding Implementation
3.10. Configuration Register
3.11. Configuring the GTS PMA/FEC Direct PHY Intel FPGA IP for Hardware Testing
3.12. Configurable Quartus® Prime Software Settings
3.13. Hardware Configuration Using the Avalon® Memory-Mapped Interface
3.3.1. Preset IP Parameter Settings
3.3.2. Common Datapath Options
3.3.3. TX Datapath Options
3.3.4. RX Datapath Options
3.3.5. PMA Configuration Rules for Specific Protocol Mode Implementations
3.3.6. FEC Options
3.3.7. PCS Options
3.3.8. Avalon® Memory-Mapped Interface Options
3.3.9. Register Map IP-XACT Support
3.3.10. Analog Parameter Options
3.4.1. TX and RX Parallel and Serial Interface Signals
3.4.2. TX and RX Reference Clock and Clock Output Interface Signals
3.4.3. Reset Signals
3.4.4. FEC Signals
3.4.5. Custom Cadence Control and Status Signals
3.4.6. RX PMA Status Signals
3.4.7. TX and RX PMA and Core Interface FIFO Signals
3.4.8. Avalon Memory-Mapped Interface Signals
3.8.1. Reset Signal Requirements
3.8.2. Power On Reset Requirements
3.8.3. Reset Signals—Block Level
3.8.4. Run-time Reset Sequence—TX
3.8.5. Run-time Reset Sequence—RX
3.8.6. Run-time Reset Sequence—TX + RX
3.8.7. RX Data Loss/CDR Lock Loss (Auto-Recovery)
3.8.8. TX PLL Lock Loss
3.8.9. TX PLL Lock Loss Auto-Recovery (Soft CSR Enabled)
6.1. Instantiating the GTS PMA/FEC Direct PHY Intel FPGA IP
6.2. Generating the GTS PMA/FEC Direct PHY Intel FPGA IP Example Design
6.3. GTS PMA/FEC Direct PHY Intel FPGA IP Example Design Functional Description
6.4. Simulating the GTS PMA/FEC Direct PHY Intel FPGA IP Example Design Testbench
6.5. Compiling the GTS PMA/FEC Direct PHY Intel FPGA IP Example Design
6.6. Hardware Testing the GTS PMA/FEC Direct PHY Intel FPGA IP Example Design
4.5.1. Example Flow to Indicate System PLL Reference Clock is Ready
The following steps indicate that the system PLL reference clock is ready.
If reference clock is ready before device configuration:
- Tie i_refclk_ready pin to high.
Note: For PCIe* you must select one of the PCIe* modes in the GTS System PLL Clocks Intel FPGA IP. When you select PCIe* mode, the i_refclk_ready port is not available. You must make sure that the reference clock to the system PLL is available and stable before device configuration.
If reference clock is not ready before device configuration:
If the system PLL reference clock is not available before or during device configuration, then you must take extra precautions before you can enable the system PLL. As described in the Input Reference Clock Buffer Protection section, the input reference clock buffer is turned off if there is no clock toggling activity on it. The following steps are needed to re-enable the reference clock buffer:
- Bring up the reference clock.
- Write to the corresponding bit of register 0xA6038[23:16] to re-enable the reference clock buffer. Use a byte access to perform this write operation.
- Check the acknowledgment in register 0xA6038[15:8] to confirm that the reference clock buffer is turned on. Poll every 100 us until the corresponding bit is cleared. A value of 0 here indicates that the buffer has been turned back on.
- Set i_refclk_ready pin to high.
Note: Once the system PLL is enabled, its reference clock must never go down.
If reference clock goes down during normal operation:
- You can optionally put your logic in reset.
- You can optionally read the register (0xA6038[15:8]) for the current reference clock buffer status to check if the reference clock buffer has been turned off. A value of 1 indicates that a particular reference clock buffer has been turned off.
- Bring the reference clock back up.
- Reconfigure the device so that the reference clock buffers are turned back on upon reconfiguration.