Hard Processor System Technical Reference Manual: Agilex™ 5 SoCs
A newer version of this document is available. Customers should click here to go to the newest version.
Visible to Intel only — GUID: eff1674508533284
Ixiasoft
Visible to Intel only — GUID: eff1674508533284
Ixiasoft
2.3.4.14. I/O Pin Multiplexing Features
The HPS I/O block provides the following functionality and features:
- Dedicated HPS I/O pins
- 48 pins available for HPS clock, external flash memories, and peripherals.
- I/O multiplexing
- Selects pins used by each HPS peripheral
- Can expose HPS peripheral interfaces to FPGA logic
You configure I/O multiplexing when you instantiate the HPS component in Platform Designer. Refer to the Agilex™ 5 Component Reference Manual .