Hard Processor System Technical Reference Manual: Agilex™ 5 SoCs
A newer version of this document is available. Customers should click here to go to the newest version.
Visible to Intel only — GUID: wiy1678722647447
Ixiasoft
Visible to Intel only — GUID: wiy1678722647447
Ixiasoft
12.2.6.6. FPGA-to-HPS bridge
This 256-bit bridge allows logic in the Fabric to perform either non-coherent or IO coherent access to targets in the HPS, access HPS peripherals, and OCRAM. The interface supports the ACE-lite protocol which adds the capability to perform atomic operations in the interconnect. The clock comes from the Fabric, and crosses asynchronously into the APS domain.