Hard Processor System Technical Reference Manual: Agilex™ 5 SoCs
A newer version of this document is available. Customers should click here to go to the newest version.
Visible to Intel only — GUID: bkf1677622477822
Ixiasoft
Visible to Intel only — GUID: bkf1677622477822
Ixiasoft
4.1.5.2.1. DSU CHI-B Initiator Port
This interface connects the CPU and DSU subsystem to the CCU. The CHI-B interface connects to the coherent agent interface (CAIU0). The following table shows the CAIU0 configuration.
Parameter | Value |
---|---|
Protocol | CHI-B |
Coherence | Full |
Request ADDR width | 44 |
DATA width | 256 |
Transaction ID width | 8 |
Transaction ID capability | 96 |
Max outstanding reads | 96 |
Max outstanding writes | 96 |
Node ID width | 11 |
Peak burst rate | 12 GB/s |
Snoop acceptance capability | 14 |
DVM acceptance capability | 4 |