Triple-Speed Ethernet IP Design Example User Guide: Agilex™ 3 and Agilex™ 5 FPGAs and SoCs

ID 813899
Date 8/04/2025
Public
Document Table of Contents

3.2.3.1. Design Components

Table 19.  Design Components
Component Description
Triple-Speed Ethernet IP

The Triple-Speed Ethernet IP (intel_eth_tse) is instantiated with the following configuration:

  • Core Configurations:
    • Core Variation: 10/100/1000Mb Ethernet MAC with 1000BASE-X/SGMII 2XTBI PCS
    • Interface: MII/GMII
    • Use internal FIFO: Not selected
    • Number of ports: 1
    • Transceiver type: GTS
  • MAC Options:
    • Enable MAC 10/100 half duplex support: Not selected
    • Enable local loopback on GMII: Not selected
    • Enable supplemental MAC unicast addresses: Not selected
    • Include statistics counters: Selected
    • Enable 64-bit statistics byte counters: Not selected
    • Include multicast hashtable: Not selected
    • Align packet headers to 32-bit boundary: Not selected
    • Enable full-duplex flow control: Not selected
    • Enable VLAN detection: Not selected
    • Enable magic packet detection: Selected
    • MDIO Module:
      • Include MDIO module (MDC/MDIO): Not selected
      • Host clock divisor: 40 (Default)
  • Timestamp Options:
    • Enable timestamping: Selected
    • Enable PTP 1-step clock: Selected
    • Timestamp fingerprint width: 4
  • PCS/Transceiver Options:
    • PCS Options:
      • PHY ID (32 bit): 0x01010101
      • Enable SGMII bridge: Selected
    • GTS Mono Transceiver Options:
      • Enable transceiver dynamic reconfiguration: Selected
      • Data clocking mode: System PLL
      • System PLL Frequency: 322.26560
      • Enable PMA Avalon Interface: Selected
Design Components for the IEEE 1588v2 Feature
TX IOPLL Generates TX datapath 125 MHz and 62.5 MHz clocks for Triple-Speed Ethernet.
RX IOPLL Generates RX datapath 125 MHz and 62.5 MHz clocks for Triple-Speed Ethernet.
TOD and DL IOPLL Generates TOD sampling clock and DL sampling clock.
Master TOD Master TOD.
TOD synchronizer Synchronizes master TOD to the TX and RX TOD.
TX TOD TX TOD to provide the TOD value for TX timestamp calculation.
RX TOD RX TOD to provide the TOD value for RX timestamp calculation.
PTP Packet Classifier Decodes the packet type of incoming PTP packets and returns the decoded information to the Triple-Speed Ethernet IP.
Traffic Controller Generates and monitors packets transmission in the design example.