Triple-Speed Ethernet IP Design Example User Guide: Agilex™ 3 and Agilex™ 5 FPGAs and SoCs
ID
813899
Date
8/04/2025
Public
1. 10/100/1000 Ethernet MAC Design Example with 1000BASE-X/SGMII 2XTBI PCS with GTS Transceiver
2. 10/100/1000 Multiport Ethernet MAC Design Example with 1000BASE-X/SGMII PCS and Embedded PMA (LVDS)
3. 10/100/1000 Ethernet MAC without Internal FIFO Buffers with 1000BASE-X/SGMII 2XTBI PCS and Embedded PMA Signals (GTS) with IEEE 1588v2
4. 10/100/1000 Ethernet MAC without Internal FIFO Buffers with 1000BASE-X/SGMII TBI PCS and Embedded PMA Signals (LVDS I/O) with IEEE 1588v2
5. Triple-Speed Ethernet IP Design Example User Guide: Agilex™ 3 and Agilex™ 5 FPGAs and SoCs Archives
6. Document Revision History for the Triple-Speed Ethernet IP Design Example User Guide: Agilex™ 3 and Agilex™ 5 FPGAs and SoCs
4.2.3.1. Design Components
Component | Description |
---|---|
Triple-Speed Ethernet IP | The Triple-Speed Ethernet IP (intel_eth_tse) is instantiated with the following configuration:
|
Design Components for IEEE 1588v2 Features | |
TOD and PCS_phase_measure IOPLL | Generates TOD sampling clock and phase_measure clock. |
Master TOD | Master TOD. |
TOD synchronizer | Synchronizes master TOD to the TX and RX TOD. |
TX TOD | TX TOD to provide the TOD value for TX timestamp calculation. |
RX TOD | RX TOD to provide the TOD value for RX timestamp calculation. |
PTP Packet Classifier | Decodes the packet type of incoming PTP packets and returns the decoded information to the Triple-Speed Ethernet IP. |
Traffic Controller | Generates and monitors packets transmission in the design example. |
3 The default value is for multi-channel design. For single-channel design, select 1.