Hard Processor System Component Reference Manual: Agilex™ 5 SoCs
ID
813752
Date
2/26/2025
Public
A newer version of this document is available. Customers should click here to go to the newest version.
2.1. Parameterizing the HPS Component
2.2. HPS-FPGA Interfaces
2.3. SDRAM
2.4. HPS Clocks, Reset, Power
2.5. I/O Delays
2.6. Pin Mux and Peripherals
2.7. Generating and Compiling the HPS Component
2.8. Using the Address Span Extender Component
2.9. Configuring the Agilex™ 5 Hard Processor System Component Revision History
2.2.1.1. Enable MPU Standby and Event Signals
2.2.1.2. Enable General Purpose Signals
2.2.1.3. Enable Debug APB* Interface
2.2.1.4. Enable System Trace Macrocell (STM) Hardware Events
2.2.1.5. Enable SWJ-DP JTAG Interface
2.2.1.6. Enable FPGA Cross Trigger Interface
2.2.1.7. Enable AMBA* Trace Bus (ATB)
3.1.3.3. Synopsys* VCS* MX Simulation Steps
- Locate your top-level simulation model, TopLevel.v or TopLevel.vhdl, which you have created.
- Locate the vcsmx_setup.sh script and execute the simulator in the <project directory>/<Platform Designer design name>/sim/synopsys/vcsmx/.
- Create a new file my_vcsmx_setup.sh and write the following content to the file.
source <path_to>/vcsmx_setup.sh \ TOP_LEVEL_NAME=”’-top <top_level_name>’” \ # example: TOP_LEVEL_NAME=“’-top TopLevel’” \ SKIP_ELAB=0 \ SKIP_SIM=0 \ SKIP_FILE_COPY=0 \ SKIP_DEV_COM=0 \ SKIP_COM=0 \ USER_DEFINED_SIM_OPTIONS="-debug_access" \ USER_DEFINED_ELAB_OPTIONS=""
- Set up your developer environment with the proper resources. The Synopsys* VCS* MX simulator requires an end-user proprietary license.
- Run the simulation script to start simulation runtime.
sh my_vcsmx_script.sh
Since no testbench is added, it only shows that all the HPS IP simulation files are successfully compiled and elaborated using vcsmx.
Related Information