Hard Processor System Component Reference Manual: Agilex™ 5 SoCs
ID
813752
Date
2/26/2025
Public
A newer version of this document is available. Customers should click here to go to the newest version.
2.1. Parameterizing the HPS Component
2.2. HPS-FPGA Interfaces
2.3. SDRAM
2.4. HPS Clocks, Reset, Power
2.5. I/O Delays
2.6. Pin Mux and Peripherals
2.7. Generating and Compiling the HPS Component
2.8. Using the Address Span Extender Component
2.9. Configuring the Agilex™ 5 Hard Processor System Component Revision History
2.2.1.1. Enable MPU Standby and Event Signals
2.2.1.2. Enable General Purpose Signals
2.2.1.3. Enable Debug APB* Interface
2.2.1.4. Enable System Trace Macrocell (STM) Hardware Events
2.2.1.5. Enable SWJ-DP JTAG Interface
2.2.1.6. Enable FPGA Cross Trigger Interface
2.2.1.7. Enable AMBA* Trace Bus (ATB)
2.3.1. Configurations for HPS IP
The HPS IP SDRAM tab contains the EMIF interface section. In this section, select the appropriate EMIF Topology for your design.
Figure 10. HPS SDRAM Tab
The MPFE path is selected by checking the Enable EMIF AXI Interface to enable HPS access to the SDRAM. The EMIF Topology drop-down can configure as:
- 1x16 bit (uses one EMIF)
- 1x32 bit (uses one EMIF)
- 2x16 bit (uses one EMIF)
- 2x32 bit (uses two EMIFs)
- 4x16 bit (uses two EMIFs)