Hard Processor System Component Reference Manual: Agilex™ 5 SoCs
A newer version of this document is available. Customers should click here to go to the newest version.
2.4.2.4. NOC Clocks
This section contains options for setting the PSS NOC clocks and the associated peripherals.
Parameter Name | Parameter Value | Parameter Description |
---|---|---|
NOC Clock Source Select |
MainC3, PeriphC1 |
Select the source for the NOC clock |
L4 Free Clock Divider |
Div2, Div4 |
Divider setting for l4_sys_free_clk |
L4 Peripheral Clock Divider |
Div1, Div2 |
Divider setting for l4_mp_clk |
L4 Slow Peripheral Clock Divider |
Div2, Div4 |
Divider setting for l4_sp_clk |
Soft PHY Clock Divider |
Div1, Div2, Div4 |
Divider setting for phy_clock |
CoreSight Clock Divider |
Div1, Div2, Div4, Div8 |
Divider setting for cs_at_clk |
CoreSight Debug APB Clock Divider |
Div1, Div4 |
Divider setting for cs_pdbg_clk |
CoreSight Trace IO Clock Divider |
Div1, Div2, Div4, Div8 |
Divider setting for cs_trace_clk |