Hard Processor System Component Reference Manual: Agilex™ 5 SoCs
ID
813752
Date
2/26/2025
Public
A newer version of this document is available. Customers should click here to go to the newest version.
2.1. Parameterizing the HPS Component
2.2. HPS-FPGA Interfaces
2.3. SDRAM
2.4. HPS Clocks, Reset, Power
2.5. I/O Delays
2.6. Pin Mux and Peripherals
2.7. Generating and Compiling the HPS Component
2.8. Using the Address Span Extender Component
2.9. Configuring the Agilex™ 5 Hard Processor System Component Revision History
2.2.1.1. Enable MPU Standby and Event Signals
2.2.1.2. Enable General Purpose Signals
2.2.1.3. Enable Debug APB* Interface
2.2.1.4. Enable System Trace Macrocell (STM) Hardware Events
2.2.1.5. Enable SWJ-DP JTAG Interface
2.2.1.6. Enable FPGA Cross Trigger Interface
2.2.1.7. Enable AMBA* Trace Bus (ATB)
2.2.1.4. Enable System Trace Macrocell (STM) Hardware Events
The system trace microcell hardware events interface allows logic in the FPGA to insert messages into the trace stream.
For more information, refer to the CoreSight Debug and Trace chapter in the Agilex™ 5 Hard Processor System Technical Reference Manual.
Turning on the Enable STM HW events option enables the stm_hwevents conduit, which is comprised of the following signals:
Signal Name |
Interface Type |
---|---|
f2h_stm_hwevents[43..0] |
Conduit |