Hard Processor System Component Reference Manual: Agilex™ 5 SoCs
ID
813752
Date
2/26/2025
Public
A newer version of this document is available. Customers should click here to go to the newest version.
2.1. Parameterizing the HPS Component
2.2. HPS-FPGA Interfaces
2.3. SDRAM
2.4. HPS Clocks, Reset, Power
2.5. I/O Delays
2.6. Pin Mux and Peripherals
2.7. Generating and Compiling the HPS Component
2.8. Using the Address Span Extender Component
2.9. Configuring the Agilex™ 5 Hard Processor System Component Revision History
2.2.1.1. Enable MPU Standby and Event Signals
2.2.1.2. Enable General Purpose Signals
2.2.1.3. Enable Debug APB* Interface
2.2.1.4. Enable System Trace Macrocell (STM) Hardware Events
2.2.1.5. Enable SWJ-DP JTAG Interface
2.2.1.6. Enable FPGA Cross Trigger Interface
2.2.1.7. Enable AMBA* Trace Bus (ATB)
3.3. FPGA-to-HPS AXI* Subordinate Interface
The FPGA-to-HPS AXI* subordinate interface, fpga2hps, is connected to a AXI* Manager BFM for simulation. Platform Designer configures the BFM as shown in the following table. The BFM clock input is connected to the fpga2hps_clock clock and the reset input is connected to fpga2hps_reset.
Parameter | Value |
---|---|
AXI* Address Width | 20-40 |
AXI* Read Data Width | 256 |
AXI* Write Data Width | 256 |
AXI* ID Width | 5 |
You control and monitor the AXI* 4 subordinate BFM by using the BFM API.
Related Information